

Package Style: Module, 10-Pin, 3mmx3mmx1.0mm



## Features

- HSPA+ Compliant
- Low Voltage Positive Bias Supply (3.0V to 4.35V)
- +28dBm Linear W-CDMA Rel 99 Output Power (+26.5dBm HSPA+ and HSDPA)
- High Efficiency Operation 38% at  $P_{OUT}=28\text{dBm}$   
18% at  $P_{OUT}=+19.0\text{dBm}$   
(Without DC/DC Converter)
- Low Quiescent Current in Low Power Mode: 18mA
- Internal Voltage Regulator Eliminates the Need for External Reference Voltage ( $V_{REF}$ )
- 3-Mode Power States with Digital Control Interface
- Supports DC/DC Converter Operation
- Integrated Power Coupler
- Integrated Blocking and Collector Decoupling Capacitors

## Applications

- WCDMA/HSDPA/HSPA+ Wireless Handsets and Data Cards
- Dual-Mode UMTS Wireless Handsets and Data Cards



Functional Block Diagram

## Product Description

The RF7203 is a high-power, high-efficiency, linear power amplifier designed for use as the final RF amplifier in 3V,  $50\Omega$  W-CDMA mobile cellular equipment and spread-spectrum systems. This PA is developed for UMTS Band 3 which operates in the transmit frequency band from 1710MHz to 1785MHz. The RF7203 has two digital control pins to select one of three power modes to optimize performance and current drain at lower power levels. The part also has an integrated directional coupler which eliminates the need for an external discrete coupler at the output. The RF7203 is HSPA+ compliant and is assembled in a 10-pin, 3mmx3mm module.

## Ordering Information

RF7203 3V W-CDMA Band 3/4 Linear PA Module  
RF7203PCBA-410 Fully Assembled Evaluation Board

## Optimum Technology Matching® Applied

|                                               |                                      |                                     |                                   |
|-----------------------------------------------|--------------------------------------|-------------------------------------|-----------------------------------|
| <input type="checkbox"/> GaAs HBT             | <input type="checkbox"/> SiGe BiCMOS | <input type="checkbox"/> GaAs pHEMT | <input type="checkbox"/> GaN HEMT |
| <input type="checkbox"/> GaAs MESFET          | <input type="checkbox"/> Si BiCMOS   | <input type="checkbox"/> Si CMOS    | <input type="checkbox"/> RF MEMS  |
| <input checked="" type="checkbox"/> InGaP HBT | <input type="checkbox"/> SiGe HBT    | <input type="checkbox"/> Si BJT     | <input type="checkbox"/> LDMOS    |

## Absolute Maximum Ratings

| Parameter                                  | Rating      | Unit |
|--------------------------------------------|-------------|------|
| Supply Voltage in Standby Mode             | 6.0         | V    |
| Supply Voltage in Idle Mode                | 6.0         | V    |
| Supply Voltage in Operating Mode, 50Ω Load | 6.0         | V    |
| Supply Voltage, $V_{BAT}$                  | 6.0         | V    |
| Control Voltage, $V_{MODE0}$ , $V_{MODE1}$ | 3.5         | V    |
| Control Voltage, $V_{EN}$                  | 3.5         | V    |
| RF - Input Power                           | +6          | dBm  |
| RF - Output Power                          | +30         | dBm  |
| Output Load VSWR (Ruggedness)              | 10:1        |      |
| Operating Ambient Temperature              | -30 to +110 | °C   |
| Storage Temperature                        | -55 to +150 | °C   |

No damage as long as only one parameter is at the limit at one time with the other parameters set at recommended operating conditions.



**Caution!** ESD sensitive device.

Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied.

RoHS status based on EU Directive 2002/95/EC (at time of this document revision).

The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuitry, recommended application circuitry and specifications at any time without prior notice.

| Parameter                                                                                                                                                                    | Specification       |      |       | Unit | Condition               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|------|-------------------------|
|                                                                                                                                                                              | Min.                | Typ. | Max.  |      |                         |
| <b>Recommended Operating Conditions</b>                                                                                                                                      |                     |      |       |      |                         |
| Operating Frequency Range                                                                                                                                                    | 1710                |      | 1785  | MHz  |                         |
| $V_{BAT}$                                                                                                                                                                    | +3.0                | +3.4 | +4.35 | V    |                         |
| $V_{CC}$                                                                                                                                                                     | +3.0 <sup>1</sup>   | +3.4 | +4.35 | V    |                         |
| $V_{EN}$                                                                                                                                                                     | 0                   |      | 0.5   | V    | PA disabled.            |
|                                                                                                                                                                              | 1.4                 | 1.8  | 3.0   | V    | PA enabled.             |
| $V_{MODE0}$ , $V_{MODE1}$                                                                                                                                                    | 0                   |      | 0.5   | V    | Logic "low".            |
|                                                                                                                                                                              | 1.5                 | 1.8  | 3.0   | V    | Logic "high".           |
| $P_{OUT}$                                                                                                                                                                    |                     |      |       |      |                         |
| Maximum Linear Output (HPM)                                                                                                                                                  | 28.0 <sup>2,3</sup> |      |       | dBm  | High Power Mode (HPM)   |
| Maximum Linear Output (MPM)                                                                                                                                                  | 19.0 <sup>2,3</sup> |      |       | dBm  | Medium Power Mode (MPM) |
| Maximum Linear Output (LPM)                                                                                                                                                  | 8.0 <sup>2,3</sup>  |      |       | dBm  | Low Power Mode (LPM)    |
| Ambient Temperature                                                                                                                                                          | -30                 | +25  | +85   | °C   |                         |
| Notes:                                                                                                                                                                       |                     |      |       |      |                         |
| <sup>1</sup> Minimum $V_{CC}$ for max $P_{OUT}$ is indicated. $V_{CC}$ down to 0.5V may be used for backed-off power when using DC/DC converter to conserve battery current. |                     |      |       |      |                         |
| <sup>2</sup> For operation at $V_{CC}=+3.0V$ , derate $P_{OUT}$ by 1.0dB. At $V_{CC}=3.2V$ , derate $P_{OUT}$ by 0.5dB.                                                      |                     |      |       |      |                         |
| <sup>3</sup> $P_{OUT}$ is specified for WCDMA Rel99 modulation. For HSDPA and HSPA+ modulation derate $P_{OUT}$ by 1.5dB.                                                    |                     |      |       |      |                         |
| HSDPA Configuration: $\beta_c=12$ , $\beta_d=15$ , $\beta_{hs}=24$                                                                                                           |                     |      |       |      |                         |
| HSPA+ Configuration: 3GPP Release 7 Subtest 1                                                                                                                                |                     |      |       |      |                         |

| Parameter                                  | Specification   |           |      | Unit            | Condition                                                                                                                                                              |
|--------------------------------------------|-----------------|-----------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            | Min.            | Typ.      | Max. |                 |                                                                                                                                                                        |
| <b>Electrical Specifications</b>           |                 |           |      |                 | $T_C = +25^\circ\text{C}$ , $V_{CC} = V_{BAT} = +3.4\text{ V}$ , $V_{EN} = +1.8\text{ V}$ , WCDMA Rel99 Modulation, and $50\Omega$ system, unless otherwise specified. |
| Gain                                       | 25.5            | 28        | 30   | dB              | HPM, $P_{OUT} = 28.0\text{ dBm}$                                                                                                                                       |
|                                            | 15              | 17.5      | 20   | dB              | MPM, $P_{OUT} \leq 19.0\text{ dBm}$                                                                                                                                    |
|                                            | 11 <sup>1</sup> | 14.5      | 17   | dB              | LPM, $P_{OUT} \leq 8.0\text{ dBm}$                                                                                                                                     |
| Gain Linearity                             |                 | $\pm 0.5$ |      | dB              | HPM, $19.0\text{ dBm} \leq P_{OUT} \leq 28.0\text{ dBm}$                                                                                                               |
| ACLR - 5 MHz Offset                        |                 | -40       | -36  | dBc             | HPM, $P_{OUT} = 28.0\text{ dBm}$                                                                                                                                       |
|                                            |                 | -41       | -36  | dBc             | MPM, $P_{OUT} = 19.0\text{ dBm}$                                                                                                                                       |
|                                            |                 | -41       | -36  | dBc             | LPM, $P_{OUT} = 8.0\text{ dBm}$                                                                                                                                        |
| ACLR - 10MHz Offset                        |                 | -52       | -47  | dBc             | HPM, $P_{OUT} = 28.0\text{ dBm}$                                                                                                                                       |
|                                            |                 | -56       | -47  | dBc             | MPM, $P_{OUT} = 19.0\text{ dBm}$                                                                                                                                       |
|                                            |                 | -59       | -47  | dBc             | LPM, $P_{OUT} = 8.0\text{ dBm}$                                                                                                                                        |
| PAE Without DC/DC Converter                | 34              | 38        | 42   | %               | HPM, $P_{OUT} = 28.0\text{ dBm}$                                                                                                                                       |
|                                            | 13.6            | 18        | 23   | %               | MPM, $P_{OUT} = 19.0\text{ dBm}$                                                                                                                                       |
|                                            | 3.3             | 4.0       | 7.0  |                 | LPM, $P_{OUT} = 8.0\text{ dBm}$                                                                                                                                        |
| Current Drain                              | 441             | 488       | 546  | mA              | HPM, $P_{OUT} = 28.0\text{ dBm}$                                                                                                                                       |
|                                            | 101             | 130       | 172  | mA              | MPM, $P_{OUT} = 19.0\text{ dBm}$                                                                                                                                       |
|                                            | 26              | 46        | 57   | mA              | LPM, $P_{OUT} = 8.0\text{ dBm}$                                                                                                                                        |
| Quiescent Current                          | 40              | 85        | 130  | mA              | HPM, DC only                                                                                                                                                           |
|                                            | 5               | 21        | 40   | mA              | MPM, DC only                                                                                                                                                           |
|                                            | 5               | 18        | 30   | mA              | LPM, DC only                                                                                                                                                           |
| Enable Current                             |                 | 0.3       | 1.0  | mA              | Source or sink current. $V_{EN} = 1.8\text{ V}$ .                                                                                                                      |
| Mode Current ( $I_{MODE0}$ , $I_{MODE1}$ ) |                 | 0.3       | 1.0  | mA              | Source or sink current. $V_{MODE0}$ , $V_{MODE1} = 1.8\text{ V}$ .                                                                                                     |
| Leakage Current                            |                 | 5.0       | 15.0 | $\mu\text{A}$   | DC only. $V_{CC} = V_{BAT} = 4.35\text{ V}$ , $V_{EN} = V_{MODE0} = V_{MODE1} = 0\text{ V}$ .                                                                          |
| Noise Power in Receive Band 3              |                 | -135      |      | $\text{dBm/Hz}$ | Measured at duplex offset frequency ( $\text{FTX} + 95\text{ MHz}$ ). Rx: 1805 MHz to 1880 MHz, $P_{OUT} \leq 28.0\text{ dBm}$                                         |
| Noise Power in Receive Band 4              |                 | -142      |      | $\text{dBm/Hz}$ | Measured at duplex offset frequency ( $\text{FTX} + 400\text{ MHz}$ ). RX: 2110 MHz to 2155 MHz, $P_{OUT} \leq 28.0\text{ dBm}$                                        |
| Input Impedance                            |                 | 1.7:1     |      | VSWR            | No ext. matching, $P_{OUT} \leq 28.0\text{ dBm}$ , all modes.                                                                                                          |
| Harmonic 2FO                               |                 | -28       |      | $\text{dBm}$    | $P_{OUT} \leq 28.0\text{ dBm}$ , all power modes.                                                                                                                      |
| Harmonic 3FO                               |                 | -33       |      | $\text{dBm}$    | $P_{OUT} \leq 28.0\text{ dBm}$ , all power modes.                                                                                                                      |
| Spurious Output Level                      |                 |           | -70  | dBc             | All spurious, $P_{OUT} \leq 28.0\text{ dBm}$ , all conditions, load VSWR $\leq 6:1$ , all phase angles.                                                                |
| Insertion Phase Shift                      |                 | $\pm 30$  |      | °               | Phase shift at 19 dBm when switching from HPM to MPM and HPM to LPM at 8 dBm.                                                                                          |
| DC Enable Time                             |                 |           | 10   | $\mu\text{s}$   | DC only. Time from $V_{EN} = \text{high}$ to stable idle current (90% of steady state value).                                                                          |
| RF Rise/Fall Time                          |                 |           | 6    | $\mu\text{s}$   | $P_{OUT} \leq 28.0\text{ dBm}$ , all modes. 90% of target, DC settled prior to RF.                                                                                     |

| Parameter                               | Specification |           |      | Unit | Condition                                                                                                                                                                                          |
|-----------------------------------------|---------------|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         | Min.          | Typ.      | Max. |      |                                                                                                                                                                                                    |
| <b>Electrical Specifications, cont.</b> |               |           |      |      |                                                                                                                                                                                                    |
| Coupling Factor                         |               | 19.5      |      | dB   | $P_{OUT} \leq 28.0 \text{ dBm}$ , all modes.                                                                                                                                                       |
| Coupling Accuracy - Temp/Voltage        |               | $\pm 0.5$ |      | dB   | $P_{OUT} \leq 28.0 \text{ dBm}$ , all modes. $-30^\circ\text{C} \leq T_C \leq 85^\circ\text{C}$ , $3.0V \leq V_{CC} \& V_{BAT} \leq 4.35V$ , referenced to $25^\circ\text{C}$ , $3.4V$ conditions. |
| Coupling Accuracy - VSWR                |               | $\pm 0.7$ |      | dB   | $P_{OUT} \leq 28.0 \text{ dBm}$ , all modes, load $VSWR = 2:1$ , $\pm 0.7 \text{ dB}$ accuracy corresponds to $12 \text{ dB}$ directivity. Coupler termination resistance = $33\Omega$ .           |

Note: <sup>1</sup>Excludes DC/DC converter operation. Gain may be lower when using DC/DC converter to conserve battery current.

| Pin             | Function                 | Description                                                                                                                                                                                                                                     |  |  |
|-----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>1</b>        | <b>V<sub>BAT</sub></b>   | Supply voltage for bias circuitry and the first stage amplifier.                                                                                                                                                                                |  |  |
| <b>2</b>        | <b>RF IN</b>             | RF input internally matched to 50Ω and DC blocked.                                                                                                                                                                                              |  |  |
| <b>3</b>        | <b>V<sub>MODE1</sub></b> | Digital control input for power mode selection (see Operating Modes truth table).                                                                                                                                                               |  |  |
| <b>4</b>        | <b>V<sub>MODE0</sub></b> | Digital control input for power mode selection (see Operating Modes truth table).                                                                                                                                                               |  |  |
| <b>5</b>        | <b>V<sub>EN</sub></b>    | Digital control input for PA enable and disable (see Operating Modes truth table).                                                                                                                                                              |  |  |
| <b>6</b>        | <b>CPL OUT</b>           | Coupler output.                                                                                                                                                                                                                                 |  |  |
| <b>7</b>        | <b>GND</b>               | This pin must be grounded.                                                                                                                                                                                                                      |  |  |
| <b>8</b>        | <b>CPL IN</b>            | Coupler input used for cascading couplers in series. Terminate this pin with a 50Ω resistor if not connected to another coupler.                                                                                                                |  |  |
| <b>9</b>        | <b>RF OUT</b>            | RF output internally matched to 50Ω and DC blocked.                                                                                                                                                                                             |  |  |
| <b>10</b>       | <b>V<sub>CC</sub></b>    | Supply voltage for the second stage amplifier which can be connected to battery supply or output of DC-DC converter.                                                                                                                            |  |  |
| <b>Pkg Base</b> | <b>GND</b>               | Ground connection. The package backside should be soldered to a topside ground pad connecting to the PCB ground plane with multiple ground vias. The pad should have a low thermal resistance and low electrical impedance to the ground plane. |  |  |

| V <sub>EN</sub> | V <sub>MODE0</sub> | V <sub>MODE1</sub> | V <sub>BAT</sub> | V <sub>CC</sub> | Conditions/Comments                              |
|-----------------|--------------------|--------------------|------------------|-----------------|--------------------------------------------------|
| Low             | Low                | Low                | 3.0V to 4.35V    | 3.0V to 4.35V   | Power down mode                                  |
| Low             | X                  | X                  | 3.0V to 4.35V    | 3.0V to 4.35V   | Standby Mode                                     |
| High            | Low                | Low                | 3.0V to 4.35V    | 3.0V to 4.35V   | High Power Mode (HPM)                            |
| High            | High               | Low                | 3.0V to 4.35V    | 3.0V to 4.35V   | Medium Power Mode (MPM)                          |
| High            | High               | High               | 3.0V to 4.35V    | 3.0V to 4.35V   | Low Power Mode (LPM)                             |
| High            | Low                | Low                | 3.0V to 4.35V    | ≥0.5V           | Optional lower V <sub>CC</sub> in Low Power Mode |

### Package Drawing



Notes:

1. Shaded area represents Pin 1 location

## Preliminary Application Schematic



## NOTES:

- 1 VCC and VBAT are connected together if DC-DC converter is not used.
- 2 Place these capacitors as close to PA as possible.
- 3 50 Ω resistor will be removed if pin 8 is connected to another coupler.
- 4 Coupler Directivity can be improved with  $R2=33\ \Omega$

## PCB Design Requirements

### PCB Surface Finish

The PCB surface finish used for RFMD's qualification process is electroless nickel, immersion gold. Typical thickness is  $3\mu\text{inch}$  to  $8\mu\text{inch}$  gold over  $180\mu\text{inch}$  nickel.

### PCB Land Pattern Recommendation

PCB land patterns for RFMD components are based on IPC-7351 standards and RFMD empirical data. The pad pattern shown has been developed and tested for optimized assembly at RFMD. The PCB land pattern has been developed to accommodate lead and package tolerances. Since surface mount processes vary from company to company, careful process development is recommended.

### PCB Metal Land Pattern



Figure 1. PCB Metal Land Pattern (Top View)

## PCB Solder Mask Pattern

Liquid Photo-Imageable (LPI) solder mask is recommended. The solder mask footprint will match what is shown for the PCB metal land pattern with a 2mil to 3mil expansion to accommodate solder mask registration clearance around all pads. The center-grounding pad shall also have a solder mask clearance. Expansion of the pads to create solder mask clearance can be provided in the master data or requested from the PCB fabrication supplier.



**Figure 2. PCB Solder Mask Pattern (Top View)**

## Thermal Pad and Via Design

The PCB land pattern has been designed with a thermal pad that matches the die paddle size on the bottom of the device.

Thermal vias are required in the PCB layout to effectively conduct heat away from the package. The via pattern has been designed to address thermal, power dissipation and electrical requirements of the device as well as accommodating routing strategies.

The via pattern used for the RFMD qualification is based on thru-hole vias with 0.203mm to 0.330mm finished hole size on a 0.5mm to 1.2mm grid pattern with 0.025mm plating on via walls. If micro vias are used in a design, it is suggested that the quantity of vias be increased by a 4:1 ratio to achieve similar results.