

#### Product Description

Peregrine's PE94302 is a high linearity, 6-bit UltraCMOS® RF digital step attenuator (DSA). This 50Ω RF DSA covers a 31.5 dB attenuation range in 0.5 dB steps. It provides both parallel and serial CMOS control interface. The PE94302 maintains high attenuation accuracy over frequency and temperature and exhibits very low insertion loss and power consumption.

The PE94302 is optimized for commercial space applications. Single event latch-up (SEL) is physically impossible and single event upset (SEU) is better than 10/9 errors per bit/day. Fabricated in Peregrine's UltraCMOS technology, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, the PE94302 offers excellent RF performance and intrinsic radiation tolerance.

#### ELDRS

The UltraCMOS process does not exhibit enhanced low-dose-rate sensitivity (ELDRS) since bipolar minority carrier elements are not used.

**Figure 1. Functional Diagram**



**Table 1. Electrical Specifications @  $-40^{\circ}\text{C} \leq \text{Temp} \leq +85^{\circ}\text{C}$ ,  $2.7\text{V} \leq \text{V}_{\text{DD}} \leq 3.30\text{V}$**

| Parameter            | Test Conditions         | Frequency       | Min                               | Typical | Max                               | Unit |
|----------------------|-------------------------|-----------------|-----------------------------------|---------|-----------------------------------|------|
| Operation frequency  |                         | 250 kHz–4000    |                                   |         |                                   | MHz  |
| Insertion loss       |                         | 250 kHz–2.2 GHz |                                   | 1.5     | 2.75                              | dB   |
| Attenuation accuracy | 0.5 dB–8.0 dB atten.    | 250 kHz–1.0 GHz | – (0.55 + 3.7% of atten. setting) |         | + (0.55 + 3.7% of atten. setting) | dB   |
|                      | 8.5 dB–31.5 dB atten.   |                 |                                   |         | + 0.9                             |      |
|                      | 0.5 dB–4.0 dB atten.    | 1.0–2.2 GHz     |                                   |         | + (0.70 + 3.0% of atten. setting) |      |
|                      | 4.5 dB–31.5 dB atten.   |                 |                                   |         | + 0.9                             |      |
|                      | 0.5 dB–23.0 dB atten.   |                 | – (0.7 + 3.0% of atten. setting)  |         |                                   |      |
|                      | 23.5 dB–31.5 dB atten.  |                 | – (0.6 + 9.0% of atten. setting)  |         |                                   |      |
| 1dB compression      |                         | 1 MHz–2.2 GHz   |                                   | 33      |                                   | dBm  |
| Input IP3            | Two-tone inputs         |                 |                                   | 52      |                                   | dBm  |
| Return loss          |                         | 250 kHz–2.2 GHz |                                   | 15      |                                   | dB   |
| Switching speed      | Min to max atten. state |                 |                                   | 1       |                                   | μs   |

Notes: 1. Device linearity will begin to degrade below 1 MHz.

2. Electrical specifications guaranteed at maximum input power = +12 dBm.

3. Specs are guaranteed to 2.2 GHz, characterized to 4.0 GHz.

**Figure 3. Pin Configuration (Top View)****Table 2. Pin Descriptions**

| Pin #  | Pin Name        | Description                       |
|--------|-----------------|-----------------------------------|
| 1      | C16             | Attenuation control bit, 16 dB.   |
| 2      | GND             | Ground.                           |
| 3      | RF1             | RF port (Note 1).                 |
| 4      | GND             | Ground.                           |
| 5      | Data            | Serial interface data input.      |
| 6      | GND             | Ground.                           |
| 7      | CLK             | Serial interface clock input.     |
| 8      | LE              | Latch enable input (Note 2).      |
| 9      | V <sub>DD</sub> | Power supply pin.                 |
| 10     | GND             | Ground.                           |
| 11     | RS1             | Redundant signal (Note 3).        |
| 12     | GND             | Ground.                           |
| 13     | RS2             | Redundant signal (Note 3).        |
| 14     | V <sub>SS</sub> | Negative supply voltage (Note 4). |
| 15     | Reset           | Reset (Note 5).                   |
| 16     | GND             | Ground.                           |
| 17     | P/S             | Parallel/serial mode select.      |
| 18     | GND             | Ground.                           |
| 19     | RF2             | RF port (Note 1).                 |
| 20     | GND             | Ground.                           |
| 21     | C8              | Attenuation control bit, 8 dB.    |
| 22     | C4              | Attenuation control bit, 4 dB.    |
| 23     | C2              | Attenuation control bit, 2 dB.    |
| 24     | GND             | Ground.                           |
| 25     | GND             | Ground.                           |
| 26     | GND             | Ground.                           |
| 27     | C1              | Attenuation control bit, 1 dB.    |
| 28     | C0.5            | Attenuation control bit, 0.5 dB.  |
| Paddle |                 |                                   |
| GND    |                 |                                   |

Notes:

1. Both RF ports must be held at 0 V<sub>DD</sub> or DC blocked with an external series capacitor.
2. Latch enable (LE) has an internal 100 kΩ resistor to V<sub>DD</sub>.
3. Must be tied to V<sub>DD</sub> or GND under normal operation.
4. Must be tied to external supply with V<sub>SS</sub> = -V<sub>DD</sub>.
5. Must be tied to GND under normal operation.

**Table 3. Absolute Maximum Ratings**

| Symbol           | Parameter/Conditions                              | Min  | Max                   | Unit |
|------------------|---------------------------------------------------|------|-----------------------|------|
| V <sub>DD</sub>  | Power supply voltage                              | -0.3 | 4.0                   | V    |
| V <sub>SS</sub>  | Negative power supply voltage (-V <sub>DD</sub> ) | -4.0 | 0.3                   | V    |
| V <sub>I</sub>   | Voltage on any DC input                           | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| T <sub>ST</sub>  | Storage temperature range                         | -65  | 150                   | °C   |
| P <sub>IN</sub>  | Input power (50Ω)                                 |      |                       |      |
|                  | 250–499 kHz                                       |      | 12                    | dBm  |
|                  | 500 kHz–5 MHz                                     |      | 15                    | dBm  |
| V <sub>ESD</sub> | >5 MHz                                            |      | 24                    | dBm  |
|                  | ESD voltage (human body model)                    |      | 500                   | V    |

Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

**Table 4. Operating Ranges**

| Parameter                                   | Min                   | Typ  | Max                   | Unit |
|---------------------------------------------|-----------------------|------|-----------------------|------|
| V <sub>DD</sub> power supply voltage        | 2.7                   | 3.0  | 3.3                   | V    |
| V <sub>SS</sub> power supply voltage        | -3.3                  | -3.0 | -2.7                  | V    |
| I <sub>DD</sub> power supply current        |                       |      | 250                   | μA   |
| I <sub>SS</sub> power supply current        | -500                  |      |                       | μA   |
| T <sub>OP</sub> operating temperature range | -40                   |      | 85                    | °C   |
| Digital input high                          | 0.7 × V <sub>DD</sub> |      |                       | V    |
| Digital input low                           |                       |      | 0.3 × V <sub>DD</sub> | V    |
| Digital input leakage                       |                       |      | 1                     | μA   |

#### Exposed Solder Pad Connection

The exposed solder pad on the bottom of the package must be grounded for proper device operation.

#### Electrostatic Discharge (ESD) Precautions

When handling this UltraCMOS device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified.

#### Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up.

## Programming Options

### Parallel/Serial Selection

Either a parallel or serial interface can be used to control the PE94302. The P/S bit provides this selection, with P/S = LOW selecting the parallel interface and P/S = HIGH selecting the serial interface.

### Parallel Mode Interface

The parallel interface consists of six CMOS-compatible control lines that select the desired attenuation state, as shown in *Table 5*.

The parallel interface timing requirements are defined by *Figure 5* (Parallel Interface Timing Diagram), *Table 8* (Parallel Interface AC Characteristics) and switching speed (*Table 1*).

For *latched* parallel programming the latch enable (LE) should be held LOW while changing attenuation state control values, then pulse LE HIGH to LOW (per *Figure 5*) to latch new attenuation state into device.

For *direct* parallel programming, the latch enable (LE) should be either pulled high or floated (see *Table 2*, Note 2). Changing attenuation state control values will change device state to new attenuation. Direct mode is ideal for manual control of the device (using hardwire, switches or jumpers).

### Serial Interface

The serial interface is a 6-bit serial-in, parallel-out shift register buffered by a transparent latch. It is controlled by three CMOS-compatible signals: data, clock and latch enable (LE). The data and clock inputs allow data to be serially entered into the shift register, a process that is independent of the state of the LE input.

The LE input controls the latch. When LE is HIGH, the latch is transparent and the contents of the serial shift register control the attenuator. When LE is brought LOW, data in the shift register is latched.

The shift register should be loaded while LE is held LOW to prevent the attenuator value from changing as data is entered. The LE input should then be toggled HIGH and brought LOW again, latching the new data. The timing for this operation is defined by *Figure 4* (Serial Interface Timing Diagram) and *Table 7* (Serial Interface AC Characteristics).

**Table 5. Truth Table\***

| P/S | C16 | C8 | C4 | C2 | C1 | C0.5 | Attenuation State |
|-----|-----|----|----|----|----|------|-------------------|
| 0   | 0   | 0  | 0  | 0  | 0  | 0    | Reference Loss    |
| 0   | 0   | 0  | 0  | 0  | 0  | 1    | 0.5 dB            |
| 0   | 0   | 0  | 0  | 0  | 1  | 0    | 1 dB              |
| 0   | 0   | 0  | 0  | 1  | 0  | 0    | 2 dB              |
| 0   | 0   | 0  | 1  | 0  | 0  | 0    | 4 dB              |
| 0   | 0   | 1  | 0  | 0  | 0  | 0    | 8 dB              |
| 0   | 1   | 0  | 0  | 0  | 0  | 0    | 16 dB             |
| 0   | 1   | 1  | 1  | 1  | 1  | 1    | 31.5 dB           |

Note: \* Not all 64 possible combinations of C0.5–C16 are shown in table.

**Figure 4. Serial Interface Timing Diagram**



**Table 6. 6-Bit Attenuator Serial Programming Register Map**

**Figure 5. Parallel Interface Timing Diagram**



**Table 7. Serial Interface AC Characteristics**

$V_{DD} = -V_{SS} = 3.0V$ ,  $-40^{\circ}\text{C} < T_A < 85^{\circ}\text{C}$ , unless otherwise specified

| Symbol         | Parameter                                        | Min | Max | Unit |
|----------------|--------------------------------------------------|-----|-----|------|
| $t_{C_{lk^*}}$ | Serial data clock frequency (Note)               |     | 10  | MHz  |
| $t_{C_{lkH}}$  | Serial clock HIGH time                           | 30  |     | ns   |
| $t_{C_{lkL}}$  | Serial clock LOW time                            | 30  |     | ns   |
| $t_{LE_{SUP}}$ | LE set-up time after last clock falling edge     | 10  |     | ns   |
| $t_{LE_{PW}}$  | LE minimum pulse width                           | 30  |     | ns   |
| $t_{SD_{SUP}}$ | Serial data set-up time before clock rising edge | 10  |     | ns   |
| $t_{SD_{HLD}}$ | Serial data hold time after clock falling edge   | 10  |     | ns   |

Note: \*  $f_{CLK}$  is verified during the functional pattern test. Serial programming sections of the functional pattern are clocked at 10 MHz to verify  $f_{CLK}$  specification.

**Table 8. Parallel Interface AC Characteristics**

$V_{DD} = -V_{SS} = 3.0V$ ,  $-40^{\circ}C < T_A < 85^{\circ}C$ , unless otherwise specified

| Symbol      | Parameter                                 | Min | Max | Unit |
|-------------|-------------------------------------------|-----|-----|------|
| $t_{LEPW}$  | LE minimum pulse width                    | 10  |     | ns   |
| $t_{PDSUP}$ | Data set-up time before rising edge of LE | 10  |     | ns   |
| $t_{PDHLD}$ | Data hold time after falling edge of LE   | 10  |     | ns   |

**Typical Performance Data @ 25 °C,  $V_{DD} = -V_{SS} = 3.0V$** 
**Figure 6. Input Return Loss vs. Frequency**

**Figure 7. Output Return Loss vs. Frequency**

**Figure 8. Insertion Loss**

**Figure 9. Attenuation Setting vs. Frequency**


**Typical Performance Data @ 25 °C,  $V_{DD} = -V_{SS} = 3.0V$  (cont.)**
**Figure 10. Attenuation Error vs. Frequency**

**Figure 11. Attenuation Error vs. Setting**

**Figure 12. IIP3 vs. Frequency**

**Figure 13. 1dB Compression vs. Frequency**


**Figure 14. Package Drawing (dimensions in inches)**

28-lead CQFP



**Figure 14. Package Drawing (dimensions in inches) (cont.)**

28-lead CQFP



**Table 9. Ordering Information**

| Order Code | Part Marking | Description         | Package          | Shipping Method       |
|------------|--------------|---------------------|------------------|-----------------------|
| 94302-01*  | PE94302      | Engineering samples | 28-lead CQFP     | 24 units / JEDEC tray |
| 94302-11   | PE94302      | Production units    | 28-lead CQFP     | 24 units / JEDEC tray |
| 94302-00   | PE94302-EK   | Evaluation kit      | Evaluation board | 1 / box               |

Note: \* The PE94302-01 devices are ES (engineering sample) prototype units intended for use as initial evaluation units for customers of the PE94302-11 flight units. The PE94302-01 device provides the same functionality and footprint as the space qualified device, and intended for engineering evaluation only. They are tested at 25 °C only and processed to a non-compliant flow (e.g. no burn-in, etc.). These units are not suitable for qualification, production, radiation testing or flight use.

## Sales Contact and Information

For sales and contact information please visit [www.psemi.com](http://www.psemi.com).

**Advance Information:** The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

**Preliminary Specification:** The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. **Product Specification:** The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant,

or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, UltraCMOS and UTSI are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp. Peregrine products are protected under one or more of the following U.S. Patents: <http://patents.psemi.com>.