



# Analog Devices Welcomes Hittite Microwave Corporation

NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED









#### **Typical Applications**

The HMC542BLP4E is ideal for:

- Cellular/PCS/3G Infrastructure
- ISM, MMDS, WLAN, WiMAX, & WiBro
- Microwave Radio & VSAT
- Test Equipment and Sensors

#### **Functional Diagram**



#### **Features**

0.5 dB LSB Steps to 31.5 dB

TTL/CMOS Compatible Serial Data Interface

SPI Compatible Serial Output

± 0.25 dB Typical Step Error

Single +5V Supply

24 Lead 4x4 mm QFN Package: 16 mm<sup>2</sup>

#### General Description

The HMC542BLP4E is a broadband 6-bit GaAs IC digital attenuator with a CMOS compatible serial to parallel driver in low cost leadless surface mount package. This serial control digital attenuator incorp rates off chip AC ground capacitors for near DC operation, making it suitable for a wide variety of RF and IF applications. Covering DC to 4 GHz, the insertion loss is 1.7 dB and the attenuator bit values are 0.5 (LSB), 1, 2, 4, 8, and 16 dB for a total attenuation of 31.5 dB. Attenuation accuracy is excellent at ±0.25 dB typical step error with an IIP3 of +50 dBm. Six bit serial control words are used to select each attenuation state. A single Vcc bias of +5V is required.

#### Electrical Specifications, $T_A = +25^{\circ}$ C, with Vcc = +5V

| Parameter                                                                           | Frequency (GHz)                                | Min.                                                                         | Тур.              | Max.              | Units          |
|-------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------|-------------------|-------------------|----------------|
| Insertion Loss                                                                      | DC - 1.5 GHz<br>1.5 - 3.0 GHz<br>3.0 - 4.0 GHz |                                                                              | 1.4<br>1.7<br>1.9 | 1.5<br>1.8<br>2.3 | dB<br>dB<br>dB |
| Attenuation Range                                                                   | DC - 4.0 GHz                                   |                                                                              | 31.5              |                   | dB             |
| Return Loss (RF1 & RF2, All Atten. States)                                          | DC - 4.0 GHz                                   |                                                                              | 19                |                   | dB             |
| Attenuation Accuracy: (Referenced to Insertion Loss) All Attenuation States         | DC - 1.0 GHz<br>1.0 - 4.0 GHz                  | ± (0.20 + 3% of Atten. Setting) Max<br>± (0.20 + 2.5% of Atten. Setting) Max |                   | dB<br>dB          |                |
| Input Power for 0.1 dB Compression                                                  | 0.1 - 4.0 GHz                                  |                                                                              | 30                |                   | dBm            |
| Input Third Order Intercept Point<br>(Two-Tone Input Power= 0 dBm Each Tone)        | 0.1 - 4.0 GHz                                  |                                                                              | 50                |                   | dBm            |
| Switching Characteristics tRISE, tFALL (10/90% RF) tON, tOFF (50% CTL to 10/90% RF) | DC - 4.0 GHz                                   |                                                                              | 60<br>100         |                   | ns<br>ns       |





#### **Insertion Loss**



#### Normalized Attenuation

(Only Major States are Shown)



#### **Input Return Loss**

(Only Major States are Shown)



#### **Output Return Loss**

(Only Major States are Shown)



#### Bit Error vs. Frequency

(Only Major States are Shown)



#### Bit Error vs. Attenuation State







### Relative Phase vs. Frequency

(Only Major States are Shown)



#### Worst Case Step Error **Between Successive Attenuation States**







#### Serial Input Truth Table

| Latch<br>Enable | Shift<br>Clock | Reset | Function                                                           |
|-----------------|----------------|-------|--------------------------------------------------------------------|
| Х               | Х              | L     | Shift register cleared                                             |
| Х               | <b>↑</b>       | Н     | Shift register clocked                                             |
| <b>↑</b>        | х              | Н     | Contents of shift register<br>transferred to Digital<br>Attenuator |

#### **Digital Control Voltages**

| State | Vcc = +5V |
|-------|-----------|
| Low   | 0 to 1.3V |
| High  | 3 to 5V   |

#### **Timing**

| Parameter                                                  | Symbol | Vcc = +5V |      | Units |
|------------------------------------------------------------|--------|-----------|------|-------|
|                                                            |        | Min.      | Max. |       |
| Serial Input Setup Time                                    | ts     | 20        | -    | ns    |
| Hold time from Serial<br>Input to Shift Clock              | th     | 0         | -    | ns    |
| Setup time from Shift<br>Clock to Latch Enable             | tlsup  | 40        | -    | ns    |
| Latch Enable Window,<br>Latch Enable to C0.5<br>through C8 | tpd    | -         | 30   | ns    |
| Setup time from Reset to Shift Clock                       | -      | 20        | -    | ns    |
| Clock Frequency<br>(1/tclk)                                | fclk   | -         | 30   | MHz   |

#### **Truth Table**

| Control Voltage Input |                                                                 |      |      |      | Attenuation |                    |
|-----------------------|-----------------------------------------------------------------|------|------|------|-------------|--------------------|
| C16                   | C8                                                              | C4   | C2   | C1   | C0.5        | State<br>RF1 - RF2 |
| High                  | High                                                            | High | High | High | High        | Reference<br>I.L.  |
| High                  | High                                                            | High | High | High | Low         | 0.5 dB             |
| High                  | High                                                            | High | High | Low  | High        | 1 dB               |
| High                  | High                                                            | High | Low  | High | High        | 2 dB               |
| High                  | High                                                            | Low  | High | High | High        | 4 dB               |
| High                  | Low                                                             | High | High | High | High        | 8 dB               |
| Low                   | High                                                            | High | High | High | High        | 16 dB              |
| Low                   | Low                                                             | Low  | Low  | Low  | Low         | 31.5 dB            |
| A                     | Any combination of the above states will provide an attenuation |      |      |      |             |                    |

Any combination of the above states will provide an attenuation approximately equal to the sum of the bits selected.

#### **Timing Diagram**

Serial data is shifted in on the rising edge of the Shift Clock, MSB first, and is latched on the rising edge of Latch Enable.







#### Logic / Functional Diagram



#### Programming Example to Select 16 dB Attenuation State







#### **Pin Descriptions**

| · · ·                     |               |                                                                                                                                         |                                             |
|---------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Pin Number                | Function      | Description                                                                                                                             | Interface Schematic                         |
| 1, 3, 5, 14,<br>16-18, 23 | N/C           | These pins are not connected internally. However, all data shown herein was measured with these pins connected to RF/DC Ground.         |                                             |
| 2                         | Vcc           | Supply Voltage.                                                                                                                         |                                             |
| 4, 15                     | RF1, RF2      | This pin is DC coupled and matched to 50 Ohms Blocking capacitors are required. Select value based on lowest frequency of operation.    | RF1, RF2                                    |
| 6 - 11, 13                | ACG1 - ACG7   | External capacitor to ground is required. Select value for lowest frequency of operation. Place capacitor as close to pins as possible. |                                             |
| 12                        | N/C           | This pin is not connected internally and any connection made to it externally will have no effect on product performance.               |                                             |
| 19                        | Serial Output | Serial data output. Serial input data<br>delayed by 8 clock cycles                                                                      | Vcc<br>Serial<br>Output                     |
| 20                        | Reset         | See truth table, control voltage table and timing diagram.                                                                              | 20Kn Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vc |
| 21                        | Shift Clock   |                                                                                                                                         | Vcc                                         |
| 22                        | Latch Enable  |                                                                                                                                         |                                             |
| 24                        | Serial Input  |                                                                                                                                         | Shiff Clock Latch Enable o Serial Input     |
|                           | GND           | Package bottom has an exposed metal paddle that must be connected to RF/DC Ground.                                                      | GND                                         |





#### **Application Circuit**







#### **Absolute Maximum Ratings**

| RF Input Power (DC - 4.0 GHz)                                       | +28 dBm (T = +85 °C) |
|---------------------------------------------------------------------|----------------------|
| Digital Inputs (Reset, Shift Clock,<br>Latch Enable & Serial Input) | -0.5 to (Vcc +0.5) V |
| Bias Voltage (Vcc)                                                  | +5.6 V               |
| Channel Temperature                                                 | 150 °C               |
| Continuous Pdiss (T = 85 °C)<br>(derate 8.6 mW/°C above 85 °C)      | 0.56 W               |
| Thermal Resistance                                                  | 116 °C/W             |
| Storage Temperature                                                 | -65 to +150 °C       |
| Operating Temperature                                               | -40 to +85 °C        |
| ESD Sensitivity (HBM)                                               | Class 1A             |

#### Bias Voltage

| Vcc (V) | Idd (Typ.) (mA) |  |  |
|---------|-----------------|--|--|
| +4.5    | 2.7             |  |  |
| +5.0    | 2.8             |  |  |
| +5.5    | 2.9             |  |  |



#### **Outline Drawing**



<u>-</u>С

- 3. LEAD SPACING TOLERANCE IS NON-CUMULATIVE.
- 4. PAD BURR LENGTH SHALL BE 0.15mm MAXIMUM. PAD BURR HEIGHT SHALL BE 0.05mm MAXIMUM.
- 5. PACKAGE WARP SHALL NOT EXCEED 0.05mm.
- 6. ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND.
- 7. REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED LAND PATTERN.

#### Package Information

| Part Number | Package Body Material                              | Lead Finish   | MSL Rating | Package Marking [2]  |
|-------------|----------------------------------------------------|---------------|------------|----------------------|
| HMC542BLP4E | RoHS-compliant Low Stress Injection Molded Plastic | 100% matte Sn | MSL1 [1]   | <u>H542B</u><br>XXXX |

<sup>[1]</sup> Max peak reflow temperature of 260  $^{\circ}\text{C}$ 

.003[0.08] C

<sup>[2] 4-</sup>Digit lot number XXXX





#### **Evaluation PCB**



#### List of Materials for Evaluation PCB 114399 - HMC542BLP4 [1]

| Item                                | Description                  |
|-------------------------------------|------------------------------|
| J1 - J2                             | PCB Mount SMA Connector      |
| J3                                  | 18 Pin DC Connector          |
| J4, J5                              | DC Pin                       |
| C1                                  | 1000 pF Capacitor, 0603 Pkg. |
| C2, C3 1000 pF Capacitor, 0402 Pkg. |                              |
| C4 - C7                             | 330 pF Capacitor, 0402 Pkg.  |
| U1 HMC542BLP4E Digital Attenuator   |                              |
| PCB [2] 114398 Evaluation PCB       |                              |

<sup>[1]</sup> Reference this number when ordering complete evaluation PCB

The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 Ohm impedance while the package ground leads and exposed paddle should be connected directly to the ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request.

<sup>[2]</sup> Circuit Board Material: Rogers 4350 or Arlon 25FR